



### **Computer Processors**

- The Central Processing Unit (CPU) is the most complex part of a computer
- In fact, it is the computer!
- It works far different from a high-level language
- Thousands of processors have been developed

Sacramento State - Cook - CSc 35



### Some Famous Computer Processors

- RCA 1802
- Intel 8086
- Zilog Z80
- MOS 6502
- Motorola 68000
- ARM

4

### **Computer Processors**

- Each processor functions differently
- Each is designed for a specific purpose – form follows function



Sacramento State - Cook - CSc 35

### **Computer Processors**

- But all share some basic properties and building blocks...
- Computer hardware is divided into two "units"
  - 1. Control Logic Unit
  - 2. Execution Unit

Sacramento State - Cook - CSc 35



5

3

6

### Control Logic Unit (CLU)

- Control Logic Unit (CLU) controls the processor
- Determines when instructions can be executed
- Controls internal operations
  - · fetch & decode instructions
  - invisible to running programs

Spring 2022 Sacramento State - Cook - G



7

### **Execution Unit**

- Execution Unit (EU) contains the hardware that executes tasks (your programs)
- Different in many processors
- Modern processors often use multiple execution units to execute instructions in parallel to improve performance

Sacramento State - Cook - CSc 35

8

### Execution Unit - The ALU

- Arithmetic Logic Unit is part of the Execution Unit and performs all calculations and comparisons
- Processor often contains special hardware for integer and floating point





Instructions

It's all just a bunch of bytes

10

### Instructions

9

- You are used to writing programs in high level programming languages
- Examples:
  - C#
  - Java
  - Python
  - Visual Basic

Spring 2022



Sacramento State - Cook - CSc 35

### High-Level Programming

- These are third-generation languages
- They are designed to isolate you from architecture of the machine
- This layer of abstraction makes programs "portable" between systems



Sacramento State - Cook - CSc

11 12

# Processors do not have the constructs you find in high-level languages Examples: Blocks If Statements While Statements ... etc



13 14









17 18

### What - exactly - is a register?

- A register is a location, on the processor itself, that is used to store temporary data
- Think of it as a special global "variable"
- Some are accessible and usable by a programs, but many are hidden



Sacramento State - Cook - CSc 35

### What are registers used for?

- Registers are used to store <u>anything</u> the processor needs to keep to track of
- Designed to be <u>fast!</u>
- Examples:
  - · the result of calculations
  - · status information
  - · memory location of the running program
  - · and much more...

19

20

### General Purpose Registers

- General Purpose Registers (GPR) don't have a specific purpose
- They are designed to be used by programs however they are needed
- Often, you must use registers to perform calculations

Spring

Sacramento State - Cook - CSc 35

Special Registers

- There are a number of registers that are used by the Control Logic Unit and cannot be accessed by your program
- This includes registers that control how memory works, your program execution thread, and much more.

Spring 2022

22

21

### Special Registers

- Instruction Pointer (IP)
  - also called the program counter
  - · keeps track of the address of your running program
  - think it as the "line number" in your Java program the one is being executed
  - it can be changed, but only indirectly (using control logic

     which we will cover later)

Spring 2022

Sacramento State - Cook - CSc 35

### Special Registers

- Status Register
  - contains Boolean information about the processors current state
  - · we will use this later, indirectly
- Instruction Register (IR)
  - stores the current instruction (being executed)
  - used internally and invisible to your program

ring 2022 Secret







Machine Language
 The instructions, that are actually executed on the processor, are just bytes
 In this raw binary form, instructions are stored in Machine Language (aka Machine Code)

27 28

# Each instruction is encoded (stored) is in a compact binary form Easy for the processor to interpret and execute Some instructions may take more bytes than others – not all are equal in complexity

Each instruction must contain everything the processor needs to know to do something
 Think of them as functions in Java: they need a name and arguments to work

29 30

## For example: if you want it to add 2 things... The instruction needs: something to tell the processor to add something to identify the two "things" destination to save the result

Each instruction has a unique operation code (Opcode)
 This is a value that specifies the exact operation to be performed by the processor
 Assemblers use friendly names called mnemonics

31 32





33 34





35 36

### **Immediates**

- In programming, it is common to assign a constant to a variable
- As you can imagine, this will also be quite common with instructions



Sacramento State - Cook - CSc 35

37

### **Immediates**

- When a constant is stored as part of instruction, it is called an immediate
- Once the instruction is loaded by the processor, it is "immediately" available from the IR – hence, the name



38

### Load Immediate

- A Load Immediate instruction, stores a constant into a register
- The instruction must store the destination register and the immediate value

|   | Opcode            | Register    | Immediate                        |
|---|-------------------|-------------|----------------------------------|
|   | Load<br>Immediate | Destination | Value                            |
| _ |                   |             | Sacramento State - Cook - CSc 25 |

39

41



40

42

### Copying Data Processor instruction data Each has surprising

- Processors have a number of instructions that can copy data
- Each has a unique name –not surprising since each does something different

Sacramento State - Cook - CSc 35

Transfer

- A Transfer instruction, copies the contents of one instruction into another
- The instruction must store both the destination and source register

Opcode Register Register

Transfer Destination Source







45 46





47 48







The Original x86

First "x86" was the 8086

Released in 1978

Attributes:

16-bit registers

16 registers

could access of 1MB of RAM (in 64KB blocks using a special "segment" register)

51 52





53 54

### Original x86 Registers

- The original x86 contained 16 registers
- 8 can be used by your programs
- The other 8 are used for memory management

55

### Original x86 Registers

- The x86 processor has evolved continuously over the last 4 decades
- It first jumped to 32-bit, and then, again, to 64-bit
- The result is many of the registers have strange names

### Original x86 Registers

- 8 Registers can be used by your programs
  - Four General Purpose: AX, BX, CX, DX
  - · Four pointer index: SI, DI, BP, SP
- The remaining 8 are restricted
  - Six segment: CS, DS, ES, FS, GS, SS
  - · One instruction pointer: IP
  - · One status register used in computations

57

### Original General-Purpose Registers

- However, back then (and now too) it is very useful to store 8-bit values
- So, Intel chopped 4 of the registers in half
- These registers have generic names of A, B, C, D



58

56

### Original General-Purpose Registers

- The first and second byte can be used separately or used together
- Naming convention
  - · high byte has the suffix "H"
  - · low byte has the suffix "L"
  - · for both bytes, the suffix is "X"

### Original General-Purpose Registers

- This essentially doubled the number of registers
- So, there are:
  - · four 16-bit registers or
  - · eight 8-bit registers
  - ...and any combination you can think off



59 60







Evolution to 32-bit When the x86 moved to 32-bit era, Intel expanded the registers to 32-bit • the 16-bit ones still exist they have the prefix "e" for extended New instructions were added to use them

63 64

Original Registers



65 66





### Evolution to 64-bit

- At this point, Intel had decided to abandon the x86 in lieu of their new Itanium Processor
- The Itanium was a radically different design and was completely incompatible
- Advanced Micro Devices (AMD), to Intel's chagrin, decided to –



once again - extend the x86

Evolution to 64-bit

- Registers were extended again
  - 64-bit registers have the prefix "r"
  - 8 additional registers were added
  - also, it is now possible to get 8-bit values from <u>all</u> registers (hardware is more consistent!)
- Some old, archaic, features were dropped

Expansion to 64-bit



69 70

### Evolution to 64-bit

- The AMD-64 was a huge commercial success
- The Itanium was a commercial failure
- Intel, dropped the Itanium and started making 64-bit x86 using AMD's design



71 72









75 76

| 64-Bit Register Table |        |        |            |           |  |  |
|-----------------------|--------|--------|------------|-----------|--|--|
|                       |        | I      |            |           |  |  |
| Register              | 32-bit | 16-bit | 8-bit High | 8-bit Low |  |  |
| rax                   | eax    | ax     | ah         | al        |  |  |
| rbx                   | ebx    | bx     | bh         | bl        |  |  |
| rcx                   | ecx    | сх     | ch         | cl        |  |  |
| rdx                   | edx    | dx     | dh         | dl        |  |  |
| rsi                   | esi    | si     |            | sil       |  |  |
| rdi                   | edi    | di     |            | dil       |  |  |
| rbp                   | ebp    | bp     |            | bpl       |  |  |
| rsp                   | esp    | sp     |            | spl       |  |  |

| 64-Bit Register Table |        |        |            |           |  |  |  |  |
|-----------------------|--------|--------|------------|-----------|--|--|--|--|
|                       |        |        |            |           |  |  |  |  |
| Register              | 32-bit | 16-bit | 8-bit High | 8-bit Low |  |  |  |  |
| r8                    | r8d    | r8w    |            | r8b       |  |  |  |  |
| r9                    | r9d    | r9w    |            | r9b       |  |  |  |  |
| r10                   | r10d   | r10w   |            | r10b      |  |  |  |  |
| r11                   | r11d   | r11w   |            | r11b      |  |  |  |  |
| r12                   | r12d   | r12w   |            | r12b      |  |  |  |  |
| r13                   | r13d   | r13w   |            | r13b      |  |  |  |  |
| r14                   | r14d   | r14w   |            | r14b      |  |  |  |  |
| r15                   | r15d   | r15w   |            | r15b      |  |  |  |  |

77 78



### Basic Intel x86 Instructions

- Each x86 instruction can have up to 2 operands
- Operands in x86 instructions are very versatile
- Each operand can be either a memory address, register or an immediate value



80

### Types of Operands

- Registers
- Address in memory
- Register pointing to a memory address
- Immediate

### Intel x86 Instruction Limits

- There are some limitations...
- Some instructions must use an immediate
- Some instructions require a *specific* register to perform calculations



82

81

### Intel x86 Instruction Limits

- A register must <u>always</u> be involved
  - · processors use registers for all activity
  - · both operands cannot access memory at the same time
  - the processor has to have it at some point!
- Also, obviously, the receiving field cannot be an immediate value

### Instruction: Move

- The Intel Move Instruction combines transfer, load and store instructions under one name
- ... well, that's something the assembler does for us - but, we'll cover that soon
- "Move" is a tad confusing it copies data

84









87 88

















### Call Instruction

- The Call Instruction causes the processor to start running instructions at a specified memory location (a subroutine)
- Subroutines are analogous to the functions you wrote in Java
- Once it completes, execution returns from the subroutine and continues after the call

Spring 2022 Sacramento State - Cook - CSc 20

97



# The Call instruction doesn't change any of the general-purpose registers It only stores an address – where execution will continue Opcode Immediate Call Subroutine Address

#Using the CSC35 library

MOV rcx, 1846
CALL PrintInt This name is an address

99 100